FTDI, Future Technology Devices International Ltd 的 V2-EVAL 规格书
W
VINGIILIIM
BINDING USB TECHNOLOGIES
suggortlflftdichigmam
htt : www.vinculum.com
Copyright © 2010 Future Technology Devices International Limited
Future Technology Devices International Ltd.
V2-EVAL
Vinculum II Evaluation Board
Datasheet
Document Reference No.: FT_000247
Version 2.0
Issue Date: 2010-07-29
Future Technology Devices International Ltd (FTDI)
Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow, G41 1HH, United Kingdom
Tel.: +44 (0) 141 429 2777 Fax: + 44 (0) 141 429 2758
E-Mail (Support): support1@ftdichip.com
Web: http://www.vinculum.com
Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or reproduced
in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are
supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Future Technology
Devices International Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your
statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device or system in
which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary
information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by
the publication of this document. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park,
Glasgow, G41 1HH, United Kingdom. Scotland Registered Number: SC136640
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
1
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Table of Contents
1 Introduction .................................................................... 3
1.1 Handling the board ................................................................... 3
1.2 Environmental requirements ..................................................... 3
1.3 Part Numbers ............................................................................ 4
1.4 References ................................................................................ 4
1.5 Acronyms and Abbreviations ..................................................... 5
2 Board Description ............................................................ 6
2.1 V2-EVAL Board Features ........................................................... 6
2.2 Specifications ............................................................................ 6
3 V2-Eval Board Components and Interfaces ..................... 7
3.1 Block Diagram ........................................................................... 8
3.1.1 Components. ............................................................................................ 9
3.1.2 Interfaces. .............................................................................................. 10
4 Initial Board Set-up & Test ............................................ 11
4.1 Installing VNC2 Daughterboard .............................................. 11
4.2 Testing the board. ................................................................... 12
5 Detailed Description of Board Components. .................. 13
5.1 Power Select Jumper JP6. ....................................................... 13
5.2 GPIO BUS Connectors ............................................................. 14
5.2.1 GPIO [0:7] Connector CN3 ....................................................................... 14
5.2.2 GPIO [8:15] Connector CN4 ...................................................................... 15
5.2.3 GPIO [16:23] Connector CN5 .................................................................... 16
5.2.4 GPIO [24:31] Connector CN6 .................................................................... 17
5.2.5 GPIO [32:39] Connector CN7 .................................................................... 18
5.2.6 GPIO [40:43] Connector CN8 .................................................................... 19
5.3 SPI Connector C9 .................................................................... 20
5.4 UART Interface Connector C10 ................................................ 21
5.5 FIFO Interface Connector CN11 .............................................. 22
5.6 Prototyping area ..................................................................... 23
5.7 USB1 interface CN1 ................................................................. 26
5.8 USB2 interface CN2. ................................................................ 27
5.9 VNC1L Interface Mode Select / GPIO Jumpers JP1, JP2 .......... 28
5.10 User LEDs. LED3 – LED6. ......................................................... 29
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
2
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.11 LED enable/disable jumpers JP10 – JP14. .............................. 30
5.12 User push button switches ...................................................... 30
5.13 Host USB power jumpers JP4, JP5. ......................................... 31
5.14 Remote Wakeup jumper JP3. .................................................. 32
5.15 Reset Push-button Switch ....................................................... 33
5.16 ‘PROG’ LED .............................................................................. 33
5.17 VNC2 Daughterboard Connector – J1 ...................................... 34
5.18 VNC2 Daughterboard Connector – J2 ...................................... 35
5.19 VNC2 Daughterboard Connector – J3 ...................................... 36
5.20 VNC2 Daughterboard Connector – J4 ...................................... 37
6 FT4232H Configuration ................................................. 38
6.1 UART Interface ....................................................................... 39
6.2 Debug Interface – UART Mode ................................................ 40
6.3 UART ‘Spy’ Interface ............................................................... 40
6.4 Device Control – Bit Bang Mode .............................................. 40
7 Connecting to a PC Host ................................................ 41
7.1 Driver Installation ................................................................... 41
8 V2-EVAL Software ......................................................... 45
8.1 V2-EVAL Terminal Installation ................................................ 45
8.2 Using V2-EVAL Terminal ......................................................... 46
9 Board Schematics. ......................................................... 49
9.1 V2-EVAL Board Schematics ..................................................... 50
9.2 VNC2 Daughterboard - 32-pin QFN Schematic ........................ 55
9.3 VNC2 Daughterboard - 48-pin QFN Schematic ........................ 56
9.4 VNC2 Daughterboard - 64-pin QFN Schematic ........................ 57
10 V2-EVAL Board Assembly Drawing ................................ 58
Contact Information ........................................................... 59
Appendix A – List of Figures and Tables .......................................... 60
List of Figures ................................................................................. 60
List of Tables ................................................................................... 62
Appendix B – Revision History ........................................... 63
htt : www.ftdichi .com
htt : wwwfldichi .com
Copyright © 2010 Future Technology Devices International Limited
3
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
1 Introduction
The following document details the features and specifications of the V2-EVAL board. The V2-EVAL is a
hardware platform designed to support easy evaluation of FTDI‟s Vinculum-II (VNC2) series of
embedded USB host controller devices.
The V2-Eval kit includes the following hardware items as standard
1 x V2-Eval base board.
1 x 5V/1A mains adapter PSU – UK, US, European and Japanese versions available.
1 x USB A/B cable to connect to a host PC in programming / terminal emulation or debugging
modes.
1 x USB gender changer for USB slave mode applications.
NOTE:
The V2-EVAL kit requires a VNC2 based daughterboard module to be installed into the V2-EVAL
base board socket site, in order to enable development with the kit.
Daughterboard modules are sold separately, with 3 versions available for 32-pin, 48-pin and 64-pin
package devices. Daughterboard modules can be purchased from FTDI or via our website
http://www.ftdichip.com.
Before you proceed:
Please check that all the contents of the package are not damaged.
Ensure that your kit includes a proper version of the power supply, depending on the region where you
live. Eval application software and project examples can be downloaded from: http://www.ftdichip.com
1.1 Handling the board
Static discharge precaution – Without proper anti-static handling the board can be damaged.
Therefore, take anti-static precautions while handling the board.
1.2 Environmental requirements
The V2-Eval Board must be stored between -40°C and 80°C. The recommended operating temperature is
between 0°C and 55°C
Figure 1.1 - V2-EVAL Motherboard(left) with Daughterboard Module(right)
htt : www.ftd\chi .com
Universa‘ Ser\a\ Bus
htt . Www.usb.0r
Copyright © 2010 Future Technology Devices International Limited
4
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
1.3 Part Numbers
Part Number
Description
V2-EVAL
V2-EVAL kit with base board, power supply and cables.
V2-EVAL-EXT32
VNC2 daughterboard module with 32-pin QFN VNC2 device for use with V2-EVAL.
V2-EVAL-EXT48
VNC2 daughterboard module with 48-pin QFN VNC2 device for use with V2-EVAL.
V2-EVAL-EXT64
VNC2 daughterboard module with 64-pin QFN VNC2 device for use with V2-EVAL.
Table 1.0 Part Numbers
1.4 References
The document contains references to the following websites and documents. Links to most documents
are available from the FTDI website, http://www.ftdichip.com.
Document Name
Description
1. FT_000138
Vinculum-II Embedded Dual USB Host Controller IC Data Sheet.
2. FT_000060
FT4232H Data Sheet.
3. AN_137
Vinculum-II IO Cell Description.
4. AN_138
Vinculum-II Debug Interface Description.
5. AN_139
Vinculum-II IO Mux Explained.
6. AN_140
Vinculum-II PWM Example.
7. FT_000006
Vinculum Firmware User Manual.
8. USB 2.0
Universal Serial Bus Specification Revision 2.0 USB Implementers Forum
http://www.usb.org.
Table 1.1 Document References
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
5
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
1.5 Acronyms and Abbreviations
Terms
Description
FIFO
First In First Out.
GPIO
General Purpose Input Output.
I/O
Input / Output.
MISO
Master In Slave Out.
MOSI
Master Out Slave In.
SPI
Serial Peripheral Interface.
UART
Universal Asynchronous Receiver/Transmitter.
USB
Universal Serial Bus.
VNC2
Vinculum-II.
Table 1.2 Acronyms and Abbreviations
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
6
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
2 Board Description
V2-Eval Board is intended for use as a hardware platform to enable easy evaluation of FTDI‟s Vinculum-II
VNC2 series of embedded USB Host / Slave controllers. The V2-Eval Board includes all the necessary
components required by a user to begin developing USB Host / Slave system applications based on the
VNC2 device.
2.1 V2-EVAL Board Features
VNC2 – Embedded USB Host / Slave chip accessible via daughterboard.
Selection of VNC2 daughterboards to support 32-pin, 48-pin and 64-pin QFN packages.
Two USB type A connectors for connecting to USB slave peripherals.
VNC2 IO port connectors grouped by port name/or function.
FT42232H –USB to quad channel UART device for VNC2 programming & debug functions.
One USB type B connector for connection to PC host via FT4232H.
4 User-programmable LEDs.
4 User-programmable push button switches.
2.2 Specifications
Board supply voltage: 4.75V … 5.25V.
Board supply current: 60mA (with no USB devices on USB1 or USB2 port).
IO connectors power output: 5V/150mA, 3.3V/150mA.
Base board dimensions: 167mm x 156mm x 1.5mm (L x W x H).
VNC2 daughterboard dimensions: 37.9mm x 32.48mm x 10.0mm (L x W x H).
oaaanooaa00000000uunconocooaccoooccaaooooooaaaooooo°aaa
oooooooaa00000000uuncoocccoaa000000000000000000000000aa
ooonooouuaOODQOOaa000000000uu000000000000000000000000ac
uncoocuuuuuooonnuuunaccounnnn000000900000050030000005ua
nonoocunnnOOUOOOHuunouooonnnnOOOOODDDOOOOOOODDOOOOOOnna
oooooouuuuOOOOOOuuuncooooooua000000000000000000000000uo
00000005u00000000u9000000000OOOOOOODOOOOOOOOODOOOOOOO00
00000000O90000000O0000000000000000000000000000000000000
00000000o00000000O000000000O000000000000000000000000000
00000000o00000000O000000000DD0000000000000000000000000°
00000000O00000000O000000000OO000000000000000000000000no
00000000D00000000O000000000oD000000000000000000000000DO
unaccouuunooooncnaunaccounnunnoooouunonooouuuQOODOOUuna
unooooununoooonnuuunaccounnnnunoccunnooooouuunnnoooonnu
nooooouuuunuooanuuuncoooannnuuoooounnoaooouuunnoooou:nn
oonaaoonnDOODDDODnnooouooooouooOODDDDOOOOOOODDDOOOOODoD
00000000O00000000O0000000000000000000000000000000000000
00000000a00000000a000000000OOOOOOOOOOOOOOOOOOOOOOOOOO00
00000000a00000000O000000000Ou00000000000000000000000000
00000000O00000000O000000000oo00000000000000000000000000
000000000000 000000000000 ooooooooooou
I
n .
- Inoonoooo nu Iooooooonnn looooooon u
2... .. 2 u
D
0
0
O
ouoooonu
oooooona
no no
oo co
co 00 I
on on 0
oo 00 o o O
on on o o
on no u n H"
8 on u u . :0
00000000 I .u"
uoooooao
all
ooooooou nooooooo ooooooooooou ooooooooooooooou
usenoooooooo:
nuaoooooooooo
Copyright © 2010 Future Technology Devices International Limited
7
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
3 V2-Eval Board Components and Interfaces
This chapter describes the operational and connectivity information for the V2-Eval board major
components and interfaces.
Figure 3.1 V2-EVAL Board Layout
Copyright © 2010 Future Technology Devices International Limited
8
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
3.1 Block Diagram
Figure 3.2 V2-EVAL Board Block Diagram
Host
USB1
CN2
Host
USB2
CN3
VNC2 Device
FT4232H
Slave
USB
CN4
FIFO IF SPI IFUART IF GPIO[40:43]
GPIO[8:15]
GPIO[24:31]GPIO[15:23] GPIO [32:39]
GPIO[0:7]
74CBT3257
MUX
CH.A
CH.D CH.B
DEBUG
CH.C
PROG
/ RESET
SELECT
PROG /
RESET
PROG /
RESET
ECHO
Prototype area
UART
IOBUS
nent
Smgle 5
su
Board desi nator
ion
SN74LVCZGIZS dua‘ port buffer used to convert m-
dwrecticnal debu 5‘ na‘ mto Se rate TX and RX si nals.
SN74LVC1614 inve
output from +7423
dua‘ crt buffer.
Copyright © 2010 Future Technology Devices International Limited
9
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
3.1.1 Components.
Component
Board designator
Description
USB-UART bridge
U2
FT4232H USB Quad UART/FIFO device.
Configuration memory
U3
9356 Serial SPI EEPROM for FT4232H configuration data.
IO multiplexer
U4
74CBT3257 4-bit, 1to2, FET Multiplexer/Demultiplexer.
3.3V regulator
U1
AIC1735-33 Ultra low dropout 3.3V voltage regulator.
Dual port buffer
U5
SN74LVC2G125 dual port buffer used to convert bi-
directional debug signal into separate TX and RX signals.
Inverter
U6
SN74LVC1G14 inverter device used to invert the TXDEN
output from FT4232H to control output enable signal for
dual port buffer.
12MHz crystal
Y2
12MHz crystal for FT4232H.
Single 5V DC power
supply
CN12
Board adapter for included 5V DC power supply.
Power switch
SW1
Power On/Off switch.
Power source select
JP6
Power source selection jumper.
Reset button
SW2
Push-button switch for manual reset of VNC2 device.
Keyboard
SW3-SW6
Four user push-button switches.
User LEDs
LED3-LED6
Four green user LEDs.
PROG LED
LED1
Red LED.
Power LED
LED2
Green LED.
UART RX LED
LED7
Green LED.
UART TX LED
LED8
Red LED.
Debug TX
LED9
Red LED.
Debug RX
LED10
Green LED.
SPI_RX
LED11
Green LED.
LEDs enable jumpers
JP7-JP10
Enable/disable user-defined LEDs.
GPIO I/O Jumpers
JP1, JP2
GPIO I/O jumpers .
REMOTE WAKEUP
JP3
VNC2 remote wakeup jumper.
VBUS jumpers
JP4, JP5
USB1, USB2 power bus enable jumpers.
Table 3.1 V2-Eval Board Components
Component
Board designator
Description
AH of VNCZ 10 ports and
brought on to this area.
Gender changer req
red when ports are
to enable connection to a USB host port.
Those pins are shared between different areas and co
use only one device at time connected to those pins.
1U
Copyright © 2010 Future Technology Devices International Limited
10
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
3.1.2 Interfaces.
Component
Board designator
Description
USB1, USB2 (1)
CN1, CN2
VNC2 USB host ports 1&2.
USB Type B
CN13
FT4232H USB Slave connection.
VNC2 Socket
J1 -J4
Daughterboard connectors for VNC2 Daughterboard.
SPI (2)
CN9
VNC2 SPI interface pins.
UART (2)
CN10
VNC2 UART interface pins.
FIFO (2)
CN11
VNC2 FIFO interface pins.
IOBUS[7..0] (2)
CN3
VNC2 IOBUS [7:0] port pins.
IOBUS[8..15] (2)
CN4
VNC2 IOBUS [8:15] port pins.
IOBUS[16..23] (2)
CN5
VNC2 IOBUS [16:23] port pins.
IOBUS[24..31] (2)
CN6
VNC2 IOBUS [24:31] port pins.
IOBUS[32..39] (2)
CN7
VNC2 IOBUS [32:39] port pins.
IOBUS[40..43] (2)
CN8
VNC2 IOBUS [40:43] port pins.
Prototyping area (2)
P1
All of VNC2 IO ports and PROG#, RESET# pins are
brought on to this area.
Notes
(1) Gender changer required when ports are configured as slave ports by VNC2 firmware,
to enable connection to a USB host port.
(2) Those pins are shared between different areas and connectors on the board. You can
use only one device at time connected to those pins.
Table 3.2 V2-Eval Board Interfaces
u
|
,,»<-n ,iiinl="" ftdi="" chio="" ii="">-n>Copyright © 2010 Future Technology Devices International Limited
11
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
4 Initial Board Set-up & Test
4.1 Installing VNC2 Daughterboard
Prior to first powering the board, users must ensure that the daughterboard module hosting the VNC2
chip is correctly installed on to the main V2-Eval board. The V2-Eval board has 4 socket connectors, J1-
J4, onto which the VNC2 daughterboard module is installed.
On the VNC2 daughterboard module, connector JN1 connects to corresponding socket J1, JN2 connects to
socket J2, JN3 connects to socket J3 and JN4 connects to J4 on the V2-Eval board.
Warning!
Please check that the VNC2 daughterboard module is correctly installed onto the V2-Eval
board prior to power-up. Incorrect installation can cause the VNC2 to not function.
Figure 4.1 V2-EVAL Board with VNC2 Daughterboard Installed
H0 UIBZ
p.
m g
f' 3
+ DE
ES LEI ‘
m ”" “$335; as? i
‘D
a w ; "30% ans 3,
m ° I mu"
W F“ “3"” “Eu urn:
° BE (:52 D m a
E 5 c: "n“; m D aagaaafl
" m m , as:
'5‘ ”7'” '9" 6a.: ° 9 " w
man a: 5:77 H ['11
9% m
1:»: A 55m "' n‘ ’Eu: man“
:3: D ”I; Jim 3 95 gay
‘ nuns "’ 3 6
mm MD 5 u
Copyright © 2010 Future Technology Devices International Limited
12
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
4.2 Testing the board.
Ensure that the Power Select jumper JP6 is in „P.S.‟ position (pins 2 & 3 shorted), to enable the board to
be powered from the external power adapter.
Connect the 5V DC/1A power supply included in V2-Eval Kit to the external input power adapter
connector (CN12), connect USB A/B cable to USB B connector (CN13) on V2-Eval Board and to a free
USB port on host PC. Switch SW1 to the ON position (towards board edge). LED2 – POWER should now
be on.
Figure 4.2 Power connector with Jumper JP6
The PCB circuitry will draw power either directly from the board 5V supply or from a 3.3V regulator that is
powered by this 5V supply. This includes the VNC2 daughterboard module that is installed on the board.
Upon power up, the power LED (LED2) will illuminate.
2 no
N n
31 m g
’4‘ 1:: m i
as. us- E R:
m . "E 2332 gas: i
an 3 [15115 Una 3:
° n"
~ :3
: BE :52 ran: 9-51”; IE“: cnn
o cg: wage m _ a a 33m
‘43 mm we M m ' ”‘5
a c1? =- § “l u:
:2! .30 :n :77 “7°“: “11
n n a
3%
mu “E" ‘ E ‘ Wu: :3!
mo: '5 92 La)! EN“ an“
um “1 'Il 5 E El 53%
“5 Hanna 3 S
UIIZ
13
Copyright © 2010 Future Technology Devices International Limited
13
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5 Detailed Description of Board Components.
5.1 Power Select Jumper JP6.
Figure 5.1 Power Select Jumper Configuration for USB Power
V2-Eval Board can draw its power either from the external 5V/1A DC Power Supply or from the USB
interface when connected to a USB host via the B type connector (CN13). To enable USB power supply
feature, switch the jumper JP6 to USB position, pins 1&2 shorted (pin 1 has a rectangle shaped pad on
the bottom side of the board).
Warning!
Please remember that every device connected to the PC through USB port can draw NO MORE
than 500mA from the USB host PC 5V power bus.
FTDI
Chio
32-PIN 4B-PIN 64-PIN
in
from USB bus.
Copyright © 2010 Future Technology Devices International Limited
14
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.2 GPIO BUS Connectors
The V2-EVAL board features a set of 6 connectors providing access to GPIO capable pins on the VNC2
device. The GPIO pins are distributed across 6 connectors. The configuration of each connector is
outlined in subsequent sections. Further each connector has a 5V and 3.3V power and GND pins.
5.2.1 GPIO [0:7] Connector CN3
Figure 5.2 GPIO[0:7] Connector CN3
Signal
name
Connector
pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
GPIO0 (3)
1
11
11
11
IO
GPIO data bit 0
GPIO1 (3)
2
12
12
12
IO
GPIO data bit 1
GPIO2 (3)
3
14
13
13
IO
GPIO data bit 2
GPIO3 (3)
4
15
14
14
IO
GPIO port, data bit 3
GPIO4 (3)
5
-
-
15
IO
GPIO port, data bit 4
GPIO5 (3)
6
-
-
16
IO
GPIO port, data bit 5
GPIO6 (3)
7
-
-
17
IO
GPIO port, data bit 6
GPIO7 (3)
8
-
-
18
IO
GPIO port, data bit 7
GND
9
-
-
-
-
Ground pin
3.3V(4)
10
-
-
-
-
3.3V power rail.
GND
11
-
-
-
-
Ground pin
5V(5)
12
-
-
-
-
5V power rail.
Notes:
(3) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers
on the board.
(4) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
(5) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
Table 5.1 GPIO[0:7] port connector CN3
All VNCZ’s x0 pm
The use of these
connectors on t
on the board.
Tms pin is come
board ‘5 powere
from usa bus.
Tms pin is come
board ‘5 powere
from usa bus.
32-PIN
4B-PIN
64-PIN
in
15
Copyright © 2010 Future Technology Devices International Limited
15
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.2.2 GPIO [8:15] Connector CN4
Figure 5.3 GPIO[8:15] Connector CN4
Signal name
Connector
pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
GPIO8 (6)
1
-
-
19
IO
GPIO port, data bit 8
GPIO9 (6)
2
-
-
20
IO
GPIO port, data bit 9
GPIO10 (6)
3
-
-
22
IO
GPIO port, data bit 10
GPIO11 (6)
4
-
-
23
IO
GPIO port, data bit11
GPIO12 (6)
5
-
-
24
IO
GPIO port, data bit 12
GPIO13 (6)
6
-
-
25
IO
GPIO port, data bit 13
GPIO14 (6)
7
-
-
26
IO
GPIO port, data bit 14
GPIO15 (6)
8
-
-
27
IO
GPIO port, data bit 15
GND
9
-
-
-
-
Ground pin
3.3V(7)
10
-
-
-
-
3.3V power rail.
GND
11
-
-
-
-
Ground pin
5V(8)
12
-
-
-
-
5V power rail.
Notes:
(6) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers
on the board.
(7) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
(8) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
Table 5.2 GPIO[8:15] connector CN4
um
nznm
:2“:
mm:
F126"!
n27l:n
swam
E a E a a
"4:13
5. H~3H33 e
g 8 B a E a a
so“:
on the board.
The renewing pins
section 5.4 for de
This pin is come
board is powere
from USB bus.
This pin is come
board is powers
from USB bus.
in
16
Copyright © 2010 Future Technology Devices International Limited
16
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.2.3 GPIO [16:23] Connector CN5
Figure 5.4 GPIO[16:23] Connector CN5
Signal name
Connector
pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
GPIO16 (9)
1
-
-
27
IO
GPIO port, data bit 16
GPIO17 (9)
2
-
46
28
IO
GPIO port, data bit 17
GPIO18 (9)
3
-
45
29
IO
GPIO port, data bit 18
GPIO19 (9)
4
-
48
31
IO
GPIO port, data bit19
GPIO20 (9)
5
23
31
32
IO
GPIO port, data bit 20
GPIO21 (9)
6
24(10)
32(10)
39
IO
GPIO port, data bit 21
GPIO22 (9)
7
25
33
40
IO
GPIO port, data bit 22
GPIO23 (9)
8
26(10)
34 (10)
41
IO
GPIO port, data bit 23
GND
9
-
-
-
-
Ground pin
3.3V(11)
10
-
-
-
-
3.3V power rail.
GND
11
-
-
-
-
Ground pin
5V(12)
12
-
-
-
-
5V power rail.
Notes:
(9) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers
on the board.
(10) The following pins are only accessible on VNC2 when the onboard multiplexer select input is high. See
section 6.4 for details.
(11) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
(12) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
Table 5.3 GPIO port connector CN5
board ‘5
m a:
files a:
law cu
mm
m: a:
Pzncn
n2: n1
an m
:23 m
mu
10w
xcau
my
my
mau
xcau
mausz
luau
mus:
mm
mam:
x mm.
1 nausn
: naus-
1 naus-
1 mus:
mum
1mm:
wered from ower SLA
in
and no more than SOmA when the board is owered from USB bus.
17
Copyright © 2010 Future Technology Devices International Limited
17
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.2.4 GPIO [24:31] Connector CN6
Figure 5.5 GPIO[24:31] Connector CN6
Signal name
Connecto
r pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
GPIO24 (13)
1
-
35
43
IO
GPIO port, data bit 24
GPIO25 (13)
2
-
36
44
IO
GPIO port, data bit 25
GPIO26 (13)
3
-
37
45
IO
GPIO port, data bit 26
GPIO27 (13)
4
-
38
46
IO
GPIO port, data bit 27
GPIO28 (13)
5
-
41
47
IO
GPIO port, data bit 28
GPIO29 (13)
6
-
42
48
IO
GPIO port, data bit 29
GPIO30 (13)
7
-
43
49
IO
GPIO port, data bit 30
GPIO31 (13)
8
-
44
50
IO
GPIO port, data bit 31
GND
9
-
-
-
-
Ground pin
3.3V(14)
10
-
-
-
3.3V power rail.
GND
11
-
-
-
Ground pin
5V(15)
12
-
-
-
5V power rail.
Notes:
(13) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers
on the board.
(14) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when
board is powered from an external power supply and no more than 50mA when the board is powered
from USB bus.
(15) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from power supply and no more than 50mA when the board is powered from USB bus.
Table 5.4 GPIO port connector CN6
All VNCZ
The use
connect
the boa
Tms pi
IS pow
bus.
Tms p
board
bus.
in
1E
Copyright © 2010 Future Technology Devices International Limited
18
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.2.5 GPIO [32:39] Connector CN7
Figure 5.6 GPIO[32:39] Connector CN7
Signal name
Connector
pin
VCN2 Pin No
IO type
Description
32-PIN
48-PIN
64-PIN
GPIO32 (16)
1
29
15
51
IO
GPIO port, data bit 32
GPIO33 (16)
2
30
16
52
IO
GPIO port, data bit 33
GPIO34 (16)
3
31
18
55
IO
GPIO port, data bit 34
GPIO35 (16)
4
32
19
56
IO
GPIO port, data bit 35
GPIO36 (16)
5
-
-
57
IO
GPIO port, data bit 36
GPIO37 (16)
6
-
-
58
IO
GPIO port, data bit 37
GPIO38 (16)
7
-
-
59
IO
GPIO port, data bit 38
GPIO39 (16)
8
-
-
60
IO
GPIO port, data bit 39
GND
9
-
-
-
-
Ground pin
3.3V(17)
10
-
-
-
-
3.3V power rail.
GND
11
-
-
-
-
Ground pin
5V(18)
12
-
-
-
-
5V power rail.
Notes:
(16) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers on
the board.
(17) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when board
is powered from an external power supply and no more than 50mA when the board is powered from USB
bus.
(18) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from power supply and no more than 50mA when the board is powered from USB power
bus.
Table 5.5 GPIO port connector CN7
\spow
bus.
Tms pin is
board ‘5 p
usa bus.
vxux
n»
In
mu
:5-
mm
um
[fl
Van!
in
19
Copyright © 2010 Future Technology Devices International Limited
19
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.2.6 GPIO [40:43] Connector CN8
Figure 5.7 GPIO[32:39] Connector CN8
Signal
name
Connector
pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
GPIO40 (19)
1
-
20
61
IO
GPIO port, data bit 40
GPIO41 (19)
2
-
21
62
IO
GPIO port, data bit 41
GPIO42 (19)
3
-
22
63
IO
GPIO port, data bit 42
GPIO43 (19)
4
-
23
64
IO
GPIO port, data bit 43
GND
5
-
-
-
-
Ground pin
3.3V(20)
6
-
-
-
-
3.3V power rail.
GND
7
-
-
-
-
Ground pin
5V(21)
8
-
-
-
-
5V power rail.
Notes:
(19) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers on
the board.
(20) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when board
is powered from an external power supply and no more than 50mA when the board is powered from USB
bus.
(21) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from an external power supply and no more than 50mA when the board is powered from
USB bus.
Table 5.6 GPIO port connector CN8
VNCZ
via
a as
a§a§
m
- m w .
a
6%
gig-z, (1| Lfi’ m
mum me
nan
'WJ'FS‘E‘ -In a:
hung}:-
mm.
qu
“ E
Ea Mag 5
an E
A.
NEE ;
EEEEMEEE???
(mu m
{u u:
vax
mu. m 3,
mm
2—. slam
'0 U
_ an!
Actwve \o
S‘ave 0
bus.
AH VNCZ'S IO
The use of th
connectors o
the board.
20
Copyright © 2010 Future Technology Devices International Limited
20
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.3 SPI Connector C9
Table 5.7 details connector pinout for the SPI connector C9. A full description of each signal is available
in the VNC2 data sheet.
Figure 5.8 SPI Connector CN9
Signal name
Connector
pin
VCN2 Pin No
IO type
Description
48-PIN
64-PIN
5V(22)
1
-
-
-
5V power rail.
GND
2
-
-
-
Ground pin
3.3V(23)
3
-
-
-
3.3V power rail.
SCLK (24)
4
20
61
Input
SPI CLK Input
SDO (24)
5
21
62
Output
SPI Master out slave in
SDI(24)
6
22
63
Input
SDI Master in slave out
CS# (24)
7
23
64
Output
Active low slave chip select 0 from master to
slave 0
GND
8
-
-
-
Ground pin
Notes:
(22) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from an external power supply and no more than 50mA when the board is powered from
USB bus.
(23) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when board
is powered from an external power supply and no more than 50mA when the board is powered from USB
bus.
(24) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels..
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers on
the board.
Table 5.7 SPI Port Connector CN9
FTDI
Chio
_..-...\
VNCZ
an
2
mm: mm
:25
.33.,
.fl 5. .9?
2:
. a a i‘
”a fly it“.
.3 A a .
flag, 5 :23
”En
a .E
a im
5;}
.32.
:9! Q
n:
E n
Data Te
2|
Copyright © 2010 Future Technology Devices International Limited
21
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.4 UART Interface Connector C10
Table 5.8 details connector pinout for the UART connector C10. A full description of each signal is
available in the VNC2 data sheet.
Figure 5.9 UART Connector CN10
Signal
name
Connector
pin
VCN2 Pin No
IO type
Description
32-PIN
48-PIN
64-PIN
TXD (25)
1
23
31
39
Output
Transmit data
RXD (25)
2
24(26)
32(26)
40
Input
Receive data
RTS# (25)
3
25
33
41
Output
Request to Send Control Output / Handshake
signal.
CTS# (25)
4
26(26)
34(26)
42
Input
Clear to Send Input / Handshake signal.
DTR# (25)
5
35
43
Output
Data Terminal Ready Output / Handshake
signal.
DSR# (25)
6
36
44
Input
Data Set Ready Input / Handshake signal.
DCD# (25)
7
37
45
Input
Data Carrier Detect Control Input
RI# (25)
8
38
46
Input
Ring Indicator Control Input
TXDEN#(25)
9
-
47
Output
Transmit Data Enable
3.3V(27)
10
-
-
-
3.3V power rail.
GND
11
-
-
-
Ground pin
5V(28)
12
-
-
-
5V power rail.
Notes:
(25) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels..
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by other
connectors on the board. Care should be taken to ensure that pins are not driven from other headers on
the board.
(26) The following pins are only accessible on VNC2 when the onboard multiplexer select input is high. See
section 6.4 for details.
(27) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA when board
is powered from power supply and no more than 50mA when the board is powered from USB power bus.
(28) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from power supply and no more than 50mA when the board is powered from USB power
bus.
Table 5.8 UART Interface Connector CN10
F""";‘
FTDI
Chio
VNCZ
(Mn
32-PIN 48-PIN
the board is owered from USB bus.
64-PIN
FIFO tra
ou ut
FIFO output ename -
s nchronous FIFO onl
22
Copyright © 2010 Future Technology Devices International Limited
22
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.5 FIFO Interface Connector CN11
Table 5.9 details connector pinout for the FIFO connector C11. A full description of each signal is
available in the VNC2 data sheet.
Figure 5.10 FIFO Connector CN11
Signal
name
Connector pin
VCN2 Pin No
IO type
Description
32-PIN
48-PIN
64-PIN
D0 (29)
1
-
-
15
IO
FIFO data bit 0, bidirectional
D1 (29)
2
-
-
16
IO
FIFO data bit 1, bidirectional
D2 (29)
3
-
-
17
IO
FIFO data bit 2, bidirectional
D3 (29)
4
-
-
18
IO
FIFO data bit 3, bidirectional
D4 (29)
5
-
-
19
IO
FIFO data bit 4, bidirectional
D5 (29)
6
-
-
20
IO
FIFO data bit 5, bidirectional
D6 (29)
7
-
-
22
IO
FIFO data bit 6, bidirectional
D7 (29)
8
-
-
23
IO
FIFO data bit 7, bidirectional
RXF#
9
-
-
24
Output
FIFO receive full output
TXE#
10
-
-
25
Output
FIFO transmitter buffer empty
output
RD#
11
-
-
26
Input
FIFO read enable input
WR#
12
-
-
27
Input
FIFO write enable input
OE#
13
-
-
28
Input
FIFO output enable –
synchronous FIFO only
3.3V(30)
14
-
-
-
-
3.3V power rail.
GND
15
-
-
-
-
Ground pin
5V(31)
16
-
-
-
-
5V power rail.
Notes:
(29) All VNC2‟s IO pins can be driven from 3.3V LVTTL TTL logic levels.
The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared
by other connectors on the board. Care should be taken to ensure that pins are not driven
from other headers on the board.
(30) This pin is connected to 3.3V regulator output. External device can draw no more than 100mA
when board is powered from an external power supply and no more than 50mA when the
board is powered from USB bus.
(31) This pin is connected to the board‟s 5V power rail. External device can draw no more than
250mA when board is powered from an external power supply and no more than 50mA when
the board is powered from USB bus.
Table 5.9 FIFO Interface Connector CN11
23
Copyright © 2010 Future Technology Devices International Limited
23
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.6 Prototyping area
Figure 5.11 Prototyping area P1
A prototype area consisting of an array of 1100, 0.1-inch pitch holes is provided. The area can be used
to create custom circuitry and connect components to the V2-EVAL board. The prototyping area includes
connections to the 5V, 3.3 V planes and ground planes. The silk-screen text on the board indicates which
holes are connected to which signals. Only the first column is connected to VNC2 IO ports, power and
ground planes. All the other holes are not connected to anything on the board.
Signal pins are shared between other IO connectors on the board. For more information refer to the V2-
Eval Board schematics.
32-PIN
48-PIN
64-PIN
5v power rail.
Can be used to werexterna‘ devices
3.3\/ power ran.
Can be used to werexterna‘ devices
IOBUS port Da
confi uration.
IOBUS rt Data BK 34.
IOBUS rt Data BK 35.
24
Copyright © 2010 Future Technology Devices International Limited
24
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Connector
pin
number
Silk Screen
Signal Label
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
1
GND
-
-
-
-
Ground pin
2
5V (32)
-
-
-
-
5V power rail.
Can be used to power external devices
3
3.3V(33)
-
-
-
-
3.3V power rail.
Can be used to power external devices
4
IOBUS0(34)
11
11
11
IO
IOBUS port Data Bit 0. Debug port – default
configuration.
5
IOBUS1(34)
12
12
12
IO
IOBUS port Data Bit 1.
6
IOBUS2(34)
14
13
13
IO
IOBUS port Data Bit 2.
7
IOBUS3(34)
15
14
14
IO
IOBUS port Data Bit 3.
8
IOBUS4(34)
-
-
15
IO
IOBUS port Data Bit 4.
9
IOBUS5(34)
-
-
16
IO
IOBUS port Data Bit 5.
10
IOBUS6(34)
-
-
17
IO
IOBUS port Data Bit 6.
11
IOBUS7(34)
-
-
18
IO
IOBUS port Data Bit 7.
12
IOBUS8(34)
-
-
19
IO
IOBUS port Data Bit 8.
13
IOBUS9(34)
-
-
20
IO
IOBUS port Data Bit 9.
14
IOBUS10(34)
-
-
22
IO
IOBUS port Data Bit 10.
15
IOBUS11(34)
-
-
23
IO
IOBUS port Data Bit 11.
16
IOBUS12(34)
-
-
24
IO
IOBUS port Data Bit 12.
17
IOBUS13(34)
-
-
25
IO
IOBUS port Data Bit 13.
18
IOBUS14(34)
-
-
26
IO
IOBUS port Data Bit 14.
19
GND
-
-
-
-
Ground pin
20
IOBUS15(34)
-
-
27
IO
IOBUS port Data Bit 15.
21
IOBUS16(34)
-
-
27
IO
IOBUS port Data Bit 16.
22
IOBUS17(34)
-
46
28
IO
IOBUS port Data Bit 17.
23
IOBUS18(34)
-
45
29
IO
IOBUS port Data Bit 18.
24
IOBUS19(34)
-
48
31
IO
IOBUS port Data Bit 19.
25
IOBUS20(34)
23
31
32
IO
IOBUS port Data Bit 20.
26
IOBUS21(34)
24(35)
32(35)
39
IO
IOBUS port Data Bit 21.
27
IOBUS22(34)
25
33
40
IO
IOBUS port Data Bit 22.
28
IOBUS23(34)
26(35)
34(35)
41
IO
IOBUS port Data Bit 23.
29
IOBUS24(34)
-
35
43
IO
IOBUS port Data Bit 24.
30
IOBUS25(34)
-
36
44
IO
IOBUS port Data Bit 25.
31
IOBUS26(34)
-
37
45
IO
IOBUS port Data Bit 26.
32
IOBUS27(34)
-
38
46
IO
IOBUS port Data Bit 27.
33
IOBUS28(34)
-
41
47
IO
IOBUS port Data Bit 28.
34
IOBUS29(34)
-
42
48
IO
IOBUS port Data Bit 29.
35
GND
-
-
-
36
IOBUS30(34)
-
43
49
IO
IOBUS port Data Bit 30.
37
IOBUS31(34)
-
44
50
IO
IOBUS port Data Bit 31.
38
IOBUS32(34)
29
15
51
IO
IOBUS port Data Bit 32.
39
IOBUS33(34)
30
16
52
IO
IOBUS port Data Bit 33.
40
IOBUS34(34)
31
18
55
IO
IOBUS port Data Bit 34.
41
IOBUS35(34)
32
19
56
IO
IOBUS port Data Bit 35.
FTDI
Chio
IOBUS rt Data Bit 42.
IOBUS rt Data Bit 43.
3.3\/ power raii.
Can be used to werexternai devices
5v power raii.
Can be used to werexternai devices
This pih is c
is powered
This pih is
The IOBU
device on
The folio
detaiis.
25
Copyright © 2010 Future Technology Devices International Limited
25
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
42
IOBUS36(34)
-
-
57
IO
IOBUS port Data Bit 36.
43
IOBUS37(34)
-
-
58
IO
IOBUS port Data Bit 37.
44
IOBUS38(34)
-
-
59
IO
IOBUS port Data Bit 38.
45
IOBUS39(34)
-
-
60
IO
IOBUS port Data Bit 39.
46
IOBUS40(34)
-
20
61
IO
IOBUS port Data Bit 40.
47
IOBUS41(34)
-
21
62
IO
IOBUS port Data Bit 41.
48
GND
-
-
-
-
Ground pin
49
PROG#
9
10
10
I
VNC2 PROG# pin
50
RESET#
10
9
9
I
VNC2 RESET# pin
51
IOBUS42(35)
-
22
63
-
IOBUS port Data Bit 42.
52
IOBUS43(35)
-
23
64
-
IOBUS port Data Bit 43.
53
3.3V(33)
-
-
-
-
3.3V power rail.
Can be used to power external devices
54
5V(32)
-
-
-
-
5V power rail.
Can be used to power external devices
55
GND
-
-
-
-
Ground pin
Notes:
(32) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when board
is powered from power supply and no more than 50mA when the board is powered from USB power bus.
(33) This pin is connected to 3.3V regulator output.
(34) The IOBUS signal labels on the PCB silk screen do directly relate to the IOBUS signal names for the VNC2
device on the daughterboard. See VNC2 pin number for signal mapping on the device.
(35) The following pins are only accessible when the onboard multiplexer select input is high. See section 6.4 for
details.
Table 5.10 Prototyping Area Pinout
in m
m m _
D ‘
in
mm Inn: 1937 "I,
m a
mum
“my
van
[OIW
um
“-15
aim was ”I,
nun 1a:- mu
mu n: ma mu
VCNZ pin number
32-
PIN
43-
PIN
5V power rail. Ca
external devices
Connect!)
ground.
26
Copyright © 2010 Future Technology Devices International Limited
26
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.7 USB1 interface CN1
Figure 5.12 USB1 Interface CN1
VNC2 USB1 transceiver pins are brought on this connector. Depending on the firmware version this port
can be configured as host or slave port.
Signal
name
Connector
pin
number
VCN2 pin
name
VCN2 pin number
IO
type
Description
32-
PIN
48-
PIN
64-
PIN
5V (36)
1
-
-
-
5V power rail. Can be used to power
external devices
USB1-DM
2
USB1 DM
17
25
33
IO
USB1 transceiver, data line Minus
USB1-DP
3
USB1 DP
18
26
34
IO
USB1 transceiver, data line Plus
GND
4
-
-
-
Ground pin
Shield
5, 6
-
-
-
Connector shield. Connected to
ground.
Notes:
(36) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from power supply and no more than 50mA when the board is powered from USB power
bus.
Table 5.11 USB1 Host/Slave Connector CN1
in m
cm
m a
mum
mm
MU
[OIW
um
“-15
mm
mm
xrlu
mu
mm_
in number
43- 64-
PIN PIN
5v power ran.
Can be used to
ower external devices
27
Copyright © 2010 Future Technology Devices International Limited
27
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.8 USB2 interface CN2.
Figure 5.13 USB2 Interface CN2
VNC2 USB2 transceiver pins are brought on this connector. Depending on the version of the firmware
running on the device, the port can be configured as host or slave port.
Signal
name
Connector
pin
number
VCN2 pin
name
VCN2 pin number
IO
type
Description
32-
PIN
48-
PIN
64-
PIN
5V (37)
1
-
-
-
5V power rail.
Can be used to power external devices
USB2-DM
2
USB2 DM
20
28
36
IO
USB2 transceiver, data line Minus
USB2-DP
3
USB2 DP
21
29
37
IO
USB2 transceiver, data line Plus
GND
4
-
-
-
Ground pin
Shield
5, 6
-
-
-
Connector shield. Connected to ground.
Notes:
(37) This pin is connected to the board‟s 5V power rail. External device can draw no more than 250mA when
board is powered from power supply and no more than 50mA when the board is powered from USB power
bus.
Table 5.12 USB2 Host / Slave connector CN2
(mo
FTDI n
Chlp
Han!
28
Copyright © 2010 Future Technology Devices International Limited
28
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.9 VNC1L Interface Mode Select / GPIO Jumpers JP1, JP2
Figure 5.14 GPIO Jumper pins, JP1, JP2
JP1 and JP2 jumpers are designed to provide backwards compatibility for VNC1L firmwares migrated to
the VNC2. The jumpers are used select between the UART, FIFO and SPI slave interface for use as the
monitor port on the VNC1L. The jumper configurations for each interface are listed in Table 5.14. More
details on the monitor port are available in the VNC1L Firmware User Manual (FT_000006).
When not running VNC1L firmwares, jumpers JP1 and JP2 can be used by designers as general purpose
GPIO jumper select inputs to the VNC2.
Jumper
VNC2 Pin Number / Signal Name
VNC2 Signal Name
Comments
48-PIN
64-PIN
JP1
46 / IOBUS25(38)
29 / IOBUS17
INT_SEL0. Signal also connected to LED5
JP2
47 / IOBUS26
-
INT_SEL1.
Notes:
(38) To run VNC1L firmwares, jumper JP9 must also be removed.
(39) The use of these pins for GPIO is set by the IOMUX on the VNC2 device. The pins are shared by
other connectors on the board. Care should be taken to ensure that pins are not driven from
other headers on the board.
Table 5.13 GPIO jumpers JP1, JP2
JP1 (INT_SEL0)
JP2 (INT_SEL1)
Mode
Pull-up
Pull-up
Serial UART
Pull-down
Pull-up
SPI
Pull-up
Pull-down
FIFO
Pull-down
Pull-down
Serial UART
Table 5.14 Monitor Interface Select – VNC1L Firmware Backwards Compatiblity
1:» SEE“?
jgfi‘
8
SEE]
”f5
VCN2 in number
4B-PIN
Copyright © 2010 Future Technology Devices International Limited
29
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.10 User LEDs. LED3 – LED6.
Figure 5.15 User LEDs
Four LEDs is provided on board. The LEDs enabled or disabled via jumpers JP7 – JP10. The LEDs are
controlled by the IOBUS signals on the VNC2.
Note - LED5 is also connected to jumper JP1 on the board. Care should be taken to ensure that LED is
not being driven by JP1 when controlling the LED from the VNC2.
Designator
VCN2 pin number
32-PIN
48-PIN
64-PIN
LED3
12
12
12
LED4
14
13
13
LED5(40)
-
46
29
LED6
-
45
31
Notes:
(40) LED5 is also connected to jumper JP1 on the board. Care should be taken to ensure
that LED is not being driven by JP1 when controlling the LED from the VNC2. Further,
when running VNC1L migrated firmwares, LED5 is not available on 48-pin package as
the I/O signal is used for interface selection purposes by the firmware.
Table 5.15 User LED connections
removed thus disabl'm this LED.
gEl‘T‘i-génjnj-ng w“ . °°°°°° g a E “ LEI ml:
Copyright © 2010 Future Technology Devices International Limited
30
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.11 LED enable/disable jumpers JP10 – JP14.
Figure 5.16 LED Enable/Disable jumpers
Every user-defined LED have an enable/disable jumper. When jumper is closed LED will be illuminate
when driven low by one of the VNC2 pins. When jumper is opened LED is disconnected from the VCN2
pin.
Designator
LED affected
JP7
LED3
JP8
LED4
JP9(41)
LED5
JP10
LED6
Notes:
(41) When running VNC1L migrated firmwares on 48-pin package, the jumper JP9 must be
removed, thus disabling this LED.
Table 5.16 LED Enable/Disable Jumpers.
5.12 User push button switches
Figure 5.17 User Push Button Switches
Push button switches connected straight to VNC2 pins. When the switch is pressed down,
a logic LOW appears on the corresponding VNC2 pin.
Designator
VNC2 Pin Number
32-PIN
48-PIN
64-PIN
SW3(42)
15
14
14
SW4(42)
-
48
32
SW5(42)
-
42
48
SW6(42)
-
43
49
Notes:
(42) The IOBUS pins are shared by other connectors on the board. Care should be taken to
ensure that operation of the switches does not interfere with pins used by other headers
on the board.
Table 5.17 User Switches
m H
mm,
wu-
“mm
mm:
31
Copyright © 2010 Future Technology Devices International Limited
31
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.13 Host USB power jumpers JP4, JP5.
Figure 5.18 USB Power Enable Jumpers JP4 and JP5
When either USB1 and/or USB2 ports are used as a host ports, the jumpers JP4 and/or JP5 accordingly
should be closed to allow peripheral devices to draw power from board‟s +5V power rail.
Warning!
When using USB1 and USB2 ports as a USB slave ports, remove the shunts from jumpers JP4
and JP5. Failure to do so could cause damage to the USB host or to the V2-EVAL board.
FTDI
Chip
Lita
Lia? .54’
g gajiagg;
Hfififiifiifl ‘g
amp; :1
32
Copyright © 2010 Future Technology Devices International Limited
32
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.14 Remote Wakeup jumper JP3.
Figure 5.19 Remote Wakeup Jumper
The remote wakeup jumper enables any firmware running on the VNC2 to support Suspend Monitor
(SUM) mode, allowing the device to reduce power consumption when idle. The VNC2 device can be
configured to wakeup when any data arrives on the receive data (RXD) pin, by connecting the RXD pin
to ring indicator (RI#) input via jumper JP3. When RI# pin is driven low, VNC2 will resume from the
SUM mode immediately. The remote wakeup feature is only available when using the UART interface
on the VNC2. The feature can be enabled when a jumper is present on jumper JP3.
Chip
D
T
F
33
Copyright © 2010 Future Technology Devices International Limited
33
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.15 Reset Push-button Switch
Figure 5.20 Reset Switch
A „RESET‟ push button switch is provided on switch SW2, to enable manual resetting of the VNC2 device.
5.16 ‘PROG’ LED
Figure 5.21 ‘PROG’ LED
LED1 (red) is provided to indicate when VNC2 device is in Flash programming mode.
5 girlie ‘ ha :1
u a ‘3 .- n
aggaggagfl NM :1
n; ' 4' “6: mm 0000000
U m J2 o o o o o o o 0 J4
Ea fiaga “"
aims
E. 5. 5. m
.3 2 § ..
a: I“
'n 5 J3 n
5 i r:
m 7:: P
E El m E I:
C211: 7
n
I. FTDI Hf
a Chip :3 ' mm
3 —.-m-
a.
F vncz Daughterboard Connector n
32-PIN 4B-PIN 64-PIN
USBI tra
to CNl.
USBI
CN1.
USBZ tra
to CNZ.
USBZ
CN2.
Connected to
P1 in 25/CN10 in l/CNS m 5.
Connected to
P1 in 25 /CN10 in 2 / CNS m 6.
Connected to
P1 m 27 CN10 m 3 CNS in 7.
Connected to
P1 in 28 CN10 in 4 CNS m 8.
Connected to
P1 in 29 CNIO in 5 CNS m 1.
34
Copyright © 2010 Future Technology Devices International Limited
34
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.17 VNC2 Daughterboard Connector – J1
Figure 5.22 VNC2 Daughterboard Connector J1
Schematic
Signal Name(43)
Connector
Pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
3.3V
1
-
-
-
-
3.3V power rail.
3.3V
2
-
-
-
-
3.3V power rail.
GND
3
-
-
-
-
Ground pin.
USB1DP
4
17
25
33
IO
USB1 transceiver, data line positive connected
to CN1.
USB1DM
5
18
26
34
IO
USB1 transceiver, data line minus connected to
CN1.
SPI_S0_CLK
6
29
15
51
IO
Connected to P1 pin 38 / CN7 pin 1.
SPI_S0_MOSI
7
30
16
52
IO
Connected to P1 pin 39 / CN7 pin 2.
SPI_S0_MISO
8
31
18
55
IO
Connected to P1 pin 40 / CN7 pin 3.
SPI_S0_CS#
9
32
19
56
IO
Connected to P1 pin 40 / CN7 pin 4.
USB2DP
10
20
28
36
IO
USB2 transceiver, data line positive connected
to CN2.
USB2DM
11
21
29
37
IO
USB2 transceiver, data line minus connected to
CN2.
V_TXD
12
23
31
39
IO
Connected to
P1 pin 25 / CN10 pin 1 / CN5 pin 5.
V_RXD
13
24
32
40
IO
Connected to
P1 pin 26 / CN10 pin 2 / CN5 pin 6.
V_RTS#
14
25
33
41
IO
Connected to
P1 pin 27 / CN10 pin 3 / CN5 pin 7.
V_CTS#
15
26
34
42
IO
Connected to
P1 pin 28 / CN10 pin 4 / CN5 pin 8.
V_DTR#
16
-
35
43
IO
Connected to
P1 pin 29 / CN10 pin 5 / CN6 pin 1.
Notes:
(43) The signal names relate to the labels used on pages 1 & 2 of the V2-EVAL base board schematic. Unless
otherwise stated, the function of the IO signals is be set by the user application running on the VNC2.
Table 5.18 Connector J1 Pinout
1
16
S “'53“! n
aagssaasflfl 13]“ n “
D: g“ ”:32 J1
EEEEEE ~- 03
95 $3? 33
". “u 5 m
55% 3‘ §§ ::
E a DD J3 :
”:5 n
a a: E :1
n FTDI "If
E Chip :3 gilt-cum-
4B-PIN 64-PIN
Connected to
P1 in 30 CNN) in S CNS
Connected to
P1 in 31 CNN) in 7 CNS
Connected to
P1 in 32 CNN) in 8 CNS
Connected to
P1 in 33 ICNIO in 9/ CNS
35
Copyright © 2010 Future Technology Devices International Limited
35
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.18 VNC2 Daughterboard Connector – J2
Figure 5.23 VNC2 Daughterboard Connector J2
Schematic
Signal Name(44)
Connector
Pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
V_DSR#
1
-
36
44
IO
Connected to
P1 pin 30 / CN10 pin 6 / CN6 pin 2.
V_DCD#
2
-
37
45
IO
Connected to
P1 pin 31 / CN10 pin 7 / CN6 pin 3.
V_RI#
3
-
38
46
IO
Connected to
P1 pin 32 / CN10 pin 8 / CN6 pin 4.
V_TXDEN
4
-
41
47
IO
Connected to
P1 pin 33 / CN10 pin 9 / CN6 pin 5.
3.3V
5
-
-
-
-
3.3V power rail.
3.3V
6
-
-
-
-
3.3V power rail.
GPIO7
7
-
42
48
IO
Connected to P1 pin 34 / CN6 pin 6.
GPIO8
8
-
43
49
IO
Connected to P1 pin 36 / CN6 pin 7.
GPIO9
9
-
44
50
IO
Connected to P1 pin 37 / CN6 pin 8.
SPI_S1_CLK
10
-
-
57
IO
Connected to P1 pin 42 / CN7 pin 5.
SPI_S1_MOSI
11
-
-
58
IO
Connected to P1 pin 43 / CN7 pin 6.
SPI_S1_MISO
12
-
-
59
IO
Connected to P1 pin 44 / CN7 pin 7.
GND
13
-
-
-
-
Ground pin.
SPI_S1_CS#
14
-
-
60
IO
Connected to P1 pin 45 / CN7 pin 8.
DEBUG_IF
15
11
11
11
IO
Debug pin. Connected to P1 pin 4 / CN3 pin 1.
GND
16
-
-
-
-
Ground pin.
Notes:
(44) The signal names relate to the labels used on pages 1 & 2 of the V2-EVAL base board schematic. Unless
otherwise stated, the function of the IO signals is set by the user application running on the VNC2.
Table 5.19 Connector J2 Pinout
1
2
S WEB“: n
aagssaasflfl“ 13]“ n “
D: g“ ”:32 J1
EaEaEa “--
EF'EFEF
a? = ::
a,” a 13 n
3 E K nannnnn :
a a: E :
FTDI w
3 Chip :3 gilt-cum-
PROG# input to
mum lexer U4.
RESET)? mput to
mum lexer U4.
36
Copyright © 2010 Future Technology Devices International Limited
36
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.19 VNC2 Daughterboard Connector – J3
Figure 5.24 VNC2 Daughterboard Connector J3
Schematic
Signal Name(45)
Connector
Pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
PROG#
1
9
10
10
Input
PROG# input to VNC2. Connected via
multiplexer U4.
RESET#
2
10
9
9
Input
RESET# input to VNC2. Connected via
multiplexer U4.
SPI_M_CS#
3
-
23
64
IO
Connected to P1 pin 52 / CN9 pin 7/ CN8 pin 4.
SPI_M_MISO
4
-
22
63
IO
Connected to P1 pin 51 / CN9 pin 6/ CN8 pin 3.
SPI_M_MOSI
5
-
21
62
IO
Connected to P1 pin 47 / CN9 pin 5/ CN8 pin 2.
SPI_M_CLK
6
-
20
61
IO
Connected to P1 pin 46 / CN9 pin 4/ CN8 pin 1.
XTOUT
7
5
5
5
Output
Output from 12MHz oscillator cell on VNC2.
XTIN
8
4
4
4
Input
Input to 12MHz oscillator cell on VNC2.
GPIO2
9
14
13
13
IO
Connected to P1 pin 6 / CN3 pin 3.
GPIO1
10
12
12
12
IO
Connected to P1 pin 5 / CN3 pin 2.
FIFO_DATA0
11
-
-
15
IO
Connected to P1 pin 8/CN3 pin 5 /CN11 pin 1.
GPIO3
12
15
14
14
IO
Connected to P1 pin 7 / CN3 pin 4.
FIFO_DATA2
13
-
-
17
IO
Connected to P1 pin 10/CN3 pin 7 /CN11 pin 3.
FIFO_DATA1
14
-
-
16
IO
Connected to P1 pin 9/CN3 pin 6 /CN11 pin 2.
GND
15
-
-
-
-
Ground pin.
GND
16
-
-
-
-
Ground pin.
Notes:
(45) The signal names relate to the labels used on pages 1 & 2 of the V2-EVAL base board schematic. Unless
otherwise stated, the function of the IO signals is set by the user application running on the VNC2.
Table 5.20 Connector J3 Pinout
1
16
s Prism .
Hfifiiifiisfla Na... 11 “
n5 E g“ “’5’ J1
EaEa‘a F'- on
if??? §§
:. “I 5 m
as: 2‘ §§ ::
g ,3 o :
9; n
a a: E 5
n FTDI "If
E Chip :3 ‘ Jul-all.
32-PIN 4B-PIN 64-PIN
Connected to
P1 pin 12 / CN4 pin 1/ (Nil pin 5.
Connected to
P1 pin 11 / CN3 pin 8/ (Nil pin 4.
Connected to
P1 pin 14 / CN4 pin 3/ (Nil pin 7.
Connected to
P1 pin 13 / CN4 pin 2/ (Nil pin 6.
P1 pin 16 / CN4 pin 5/ (Nil pin 9.
Connected to
P1 pin 15 / CN4 pin 4/ (Nil pin a.
Connected to
P1 pin 18 / CN4 pin 7/ (Nil pin 11.
Connected to
P1 pin 17 / CN4 pin 6/ (Nil pin 10.
Connected to
P1 pin 21 / CNS pin 1 / CN11 pin 13.
Connected to
P1 pin 20 /CN4 pm 8 / CN11 pin 12.
Copyright © 2010 Future Technology Devices International Limited
37
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
5.20 VNC2 Daughterboard Connector – J4
Figure 5.25 VNC2 Daughterboard Connector J4
Schematic
Signal Name(46)
Connector
Pin
VCN2 Pin No
IO
type
Description
32-PIN
48-PIN
64-PIN
FIFO_DATA4
1
-
-
19
IO
Connected to
P1 pin 12 / CN4 pin 1/ CN11 pin 5.
FIFO_DATA3
2
-
-
18
IO
Connected to
P1 pin 11 / CN3 pin 8/ CN11 pin 4.
FIFO_DATA6
3
-
-
22
IO
Connected to
P1 pin 14 / CN4 pin 3/ CN11 pin 7.
FIFO_DATA5
4
-
-
20
IO
Connected to
P1 pin 13 / CN4 pin 2/ CN11 pin 6.
FIFO_RXF#
5
-
-
24
IO
Connected to
P1 pin 16 / CN4 pin 5/ CN11 pin 9.
FIFO_DATA7
6
-
-
23
IO
Connected to
P1 pin 15 / CN4 pin 4/ CN11 pin 8.
FIFO_RD#
7
-
-
26
IO
Connected to
P1 pin 18 / CN4 pin 7/ CN11 pin 11.
FIFO_TXE#
8
-
-
25
IO
Connected to
P1 pin 17 / CN4 pin 6/ CN11 pin 10.
FIFO_OE#
9
-
-
28
IO
Connected to
P1 pin 21 / CN5 pin 1 / CN11 pin 13.
FIFO_WR#
10
-
-
27
IO
Connected to
P1 pin 20 /CN4 pin 8 / CN11 pin 12.
GPIO5
11
-
45
31
IO
Connected to P1 pin 23 / CN5 pin 3.
INT_SEL0
12
-
46
29
IO
Connected to P1 pin 22 / CN5 pin 2.
INT_SEL1
13
-
47
-
IO
Connected to jumper JP2.
GPIO6
14
-
48
32
IO
Connected to P1 pin 24 / CN5 pin 4.
GND
15
-
-
-
-
-
GND
16
-
-
-
-
-
Notes:
(46) The signal names relate to the labels used on pages 1 & 2 of the V2-EVAL base board schematic. Unless
otherwise stated, the function of the IO signals is set by the user application running on the VNC2.
Table 5.21 Connector J4 Pinout
1
16
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
38
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
6 FT4232H Configuration
The V2-EVAL board features a FT4232H, a high speed USB to quad channel UART / serial converter
device. The device is primarily featured to provide a connection from the board to a PC host via the
onboard USB type B connector. Each of the four channels on the FT4232H device are used to provide a
separate functions on the V2-EVAL board.
The functions of the FT4232H include:
Channel A – UART interface. The FT4232H provides USB to UART conversion to allow a PC / USB
host PC to communicate with the VNC2, via the UART interface.
Channel B – Debug interface control. Enable software tool chain connectivity to the VNC2 debug
interface via the the USB type B connector on the board.
Channel C - Provide a UART data „sniffer‟ interface allowing inputs to the VNC2 UART interface to
be displayed on the host PC software.
Channel D – Device control. I/O pins are used to control the onboard multiplexer. The
multiplexer allows different interfaces to drive the VNC2 UART interface as well as the VNC2
PROG# and RESET# pins.
Figure 6.1, outlines the configuration circuit for FT4232H I/O ports.
m“
39
Copyright © 2010 Future Technology Devices International Limited
39
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
ADBUS0
ADBUS1
ADBUS2
ADBUS3
ADBUS4
ADBUS5
ADBUS6
ADBUS7
FT_TXD
FT_RXD
FT_RTS
FT_CTS
FT_DSR
FT_DTR
FT_DCD
FT_RI#
BDBUS0
BDBUS1 DB_RXD
DB_TXD
IOBUS21
IOBUS23
From board I/O
header pins
1B1
1B2
2B1
2B2
3B1
3B2
BDBUS2
BDBUS3
BDBUS4
BDBUS5
BDBUS6
DDBUS0
DDBUS1
DDBUS2
DDBUS3
DDBUS5
DDBUS6
DDBUS7
VNC2_UART_RXD
BDBUS7
CDBUS0
CDBUS1
CDBUS2
CDBUS3
CDBUS4
CDBUS5
CDBUS6
CDBUS7
MUX SELECT
SELECT
IORESET
4B1
4B2
IOPROG#
UART
DEBUG
FT VNC RESET
FT VNC PROG
U4
4 PORT
MUX
VNC2_UART_RX
VNC2_CTS#
VNC2_RESET#
VNC2_PROG#
1A
2A
3A
4A
To VNC2
Device
INPUT
OUTPUT
INPUT EN
OUTPUT EN
DB_TX_ENABLE
OUT
IN
U5 -2 PORT
BUFFER
UART
‘SNIFFER’
INTERFACE
MUX
CONTROL
FT4232H I/O
VNC2_DEBUG
U6 -INVERTER
SN74CBT3257D
SN74LVC2G125
Figure 6.1: FT4232H Configuration
6.1 UART Interface
The FT4232H channel A, ADBUS I/O, pins are used for UART operation with the VNC2. The UART inputs
to the FT4232H are supplied directly from the VNC2 device pins, while the UART outputs from the
FT4232H, are passed to an external multiplexer. The multiplexer allows the UART interface to the VNC2
to be driven by either by the FT4232H device or by an external UART device, which is connected to the
V2-EVAL board via the various board I/O header pins. The multiplexer select pin is controlled by pin
DDBUS0 on the FT4232H, where a logic „0‟ on the select pin will force the FT4232H device to drive the
UART interface on the VNC2, while a logic „1‟ will allow IOBUS21 and IOBUS23 header pins on the board
to drive the UART.
FTDI
Chio
nnect
d to
to
d to
pro
ro
40
Copyright © 2010 Future Technology Devices International Limited
40
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
6.2 Debug Interface – UART Mode
The FT4232H channel B I/O pins are used to control the debug interface on the VNC2 device. The
channel is used to allow the device debug pin to be connected to a software debugger environment
running on a PC. The single bit, bi-directional debug signal from VNC2 is converted into a UART style
interface, with separate transmit and receive signals via a 2-port buffer. The signal on the BDBUS0 pin
corresponds to the transmit data from the debug software, while BDBUS1 corresponds to the receive
output from the VNC2. Pin BDBUS7, DB_TX_ENABLE, on the FT4232H is used for controlling transmit
and receive operation on the 2 port buffer. When signal DB_TX_ENABLE is „1‟ then the signal
VNC2_DEBUG will drive the DB_RXD input to the FT4232H. Alternatively when DB_TX_ENABLE is „0‟ then
the FT4232H UART output DB_TXD will drive the VNC2_DEBUG signal.
6.3 UART ‘Spy’ Interface
Channel C on the FT4232H device is configured as a UART interface. The channel is used as a „data spy‟
to detect any data sent to the VNC2 UART interface. The detected data is passed to software running on
the PC for display. The feature is used for detecting and displaying UART data from external sources
which are connected to the VNC2 UART interface, via the board I/O headers.
6.4 Device Control – Bit Bang Mode
The I/O signals on FT4232H channel D are used for additional control functions on the board. Pin
DDBUS0 is used to control the channel select input on the multiplexer. A logic „0‟ on the multiplexer
select pin will force multiplexer input B1 to drive the multiplexer output A, while a logic „1‟ will force
multiplexer input B2 to drive the multiplexer output.
Pins DDBUS1 and DDBUS2 are used for controlling the PROG# and RESET# inputs on the VNC2 from the
software via the FT4232H. Both pins are passed to the onboard multiplexer. A logic „0‟ on the
multiplexer select input will allow the VNC2 PROG# and RESET# pins to be controlled by the FT4232H.
Table 6.1, summarises the V2-EVAL board settings based on the value of the multiplexer select pin.
Multiplexer Select Pin Status
(Set by FT4232H DDBUS0)
Board Configuration Status
0
VNC2 UART interface connected to FT4232H channel A.
VNC2 RESET# connected to FT4232H DDBUS1 output.
VNC2 PROG# connected to FT4232H DDBUS2 output.
1
VNC2 UART interface connected to header pins on V2-EVAL board.
VNC2 RESET# connected to prototyping area header pin 50.
VNC2 PROG# connected to prototyping area header pin 49.
Table 6.1: Multiplexer Configuration Settings
w
/
”m l‘
FTDI
Chip
htt
httD: www.ftd'\chiD.com Documents InstaIIGuide5.htm
Fnund New Hardware Wizard
Welcome (0 (he Found New
Hardware WIZard
Wmdaws Wm seamh rm cuuem and updated sanwave by
\aakmg anyauv Emma, an the havdwave mslaHahan ED, m an
AheWmdaws UpdaAeWeh sue [wuhyam pewmn}
Elnhne Ewe-2y Wmmahan
EanWmdaws Dunne-2A AandawS Update m seamh rm
:anan
0 22:, Am: Mme anLV
om, WW andgvew hme‘ Dunne-2A a dew-:2
@Na, "m WSW
Ehck Next m canhnue
www.ftd'\ch| com Drivers VCP htm
41
Copyright © 2010 Future Technology Devices International Limited
41
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
7 Connecting to a PC Host
Connect a USB A/B cable to USB slave connector CN13 on the V2-EVAL board. Connect the other end to
PC computer and power-up the board. The PC should detect that new hardware has been plugged into
the PC and will launch the Hardware Wizard for installing the drivers. The driver installation procedure is
outlined in the following section.
7.1 Driver Installation
The FTDI USB drivers are required for the USB slave interface to FT4232H on the V2-EVAL board. The
latest drivers can be downloaded from the FTDI website http://www.ftdichip.com/Drivers/VCP.htm.
Installation instructions detailing all the steps required to install drivers on different operating systems
are available from http://www.ftdichip.com/Documents/InstallGuides.htm. A summary of the installation
steps for a Windows XP system are shown below.
Upon connection, the New Hardware Wizard should produce the following screen
shown in
1. Figure 7.1.
As FTDI supply WHQL certified drivers a user may select the option „Yes, this time only‟, which
will cause the Hardware Wizard to download compatible FTDI drivers from the internet. However
to avoid internet connectivity issues, users may carry out a manual installation using the
following steps.
Figure 7.1: Found New Hardware Wizard Screen
2. With the manual installation, select the option to "Install from a list or specific location
(Advanced)" as shown in Figure 7.2 below and then click "Next".
FTDI
Chio
Fnund NewHam ar szald
mx mam he‘vsyau mks“ :ahwaielm
USE 5w Ennvevlav
~) ll yum h dw . lam w». «- mun-nun :n
V; a. Happy dilk null n m
wm duyuu wank m: mm m am
01mm“ me inflwave aummahcwmmaza}
@Jmu ham 3 m myecmc Mamflmfl]
Ehck Next m canhnue
Hdldware Upddle qum
Please diam: ynu much and Installalim nplinlls
6) Such far we best mew. lhzxelucahum
use the check bumsbe‘nw An hi m wand ma deran‘rxmh, manner-mas \wa‘
um and lemmafle medA m but dmav Imam he mum
D 5m» remwiih mafia "my, mama ,1
O Dnn'l mm \ m mm In mu m mu
choose If»: who" museum device dflvet mm a Isl Wndm does mlquaanlee the!
lh: am: you uhuws wdlhu lha baa mm In yum ham"
Copyright © 2010 Future Technology Devices International Limited
42
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Figure 7.2: Select installation option
3. Select "Search for the best driver in these locations" and enter the file path in the combo-box
("C:\ CDM 2.06.00 WHQL Certified\CDM 2.06.00 WHQL Certified" in Figure 7.3 below) or browse
to it by clicking the browse button. Once the file path has been entered in the box, click next to
proceed.
Figure 7.3: Select location of the driver
If installing a non-WHQL certified driver, then users may receive a warning, similar to Figure 7.4,
stating that the driver has not passed Windows Logo testing. If the warning is received, click on
„Continue Anyway‟ to continue with the installation.
FTDI
Chip
Hardware Installalum
The snimamyfllaavmkllinhaduaz
usa 5mm
he: 71M WV'M: Lug: lung In my :4; campanmw W
m vmm mwmm as n: m I»: 12mm x: \mgmlam]
Ennlmuing yu- M .1 I16: ullwam may man
u. anemia u: mus: mam nlynu. mu...
an»: M .- h u: run-L Hunsvfl shungly
vacuum-k unm- dun Iii: iflallalinn nnw and
cnn|act mg halting walk I.- ulnar: um has
Passed mu...» Lug-z m
mmm
wvzam
Please wall ma: :1: timid "malls m snllwale
6 Us: Saul tawny
U 57
ma
I’a mwmnuwswmmaz
Copyright © 2010 Future Technology Devices International Limited
43
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Figure 7.4: Non-WHQL Driver Warning
4. In the next screen the Hardware Wizard will copy the the required driver files.
Figure 7.5: Driver installation
5. In the next stage, the process will repeat another three times until all four ports on the FT4232H
have been identified by the operating system. Windows should present a message to inform
whether or not the drivers for each port have been successfully installed.
6. To verify that the drivers have been installed successfully, open the Device Manager located in
"Control Panel\System" then select the "Hardware" tab and click "Device Manger") and select
"View > Devices by Connection". Each FT4232H port should appear as a "USB Serial Converter”
under the “USB Serial Bus Controllers”. Further under the “Ports” section four “USB Serial Ports”
should be listed, as per Figure 7.6.
" nm. M meg
as m" m H-b
an Iflé gEE E xii
, gflmw?“
A 1 (AMA,
A - WW
. g mmflm
A Vrmmmm
A m mmmpm
. g M m/mmmkn
A 142mg“
A Mmmflmmms
. , Mm
a spur:
g pm [(oM wry
y mmmm VunCopyright © 2010 Future Technology Devices International Limited
44
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Figure 7.6: Device Manager Screen
USB Serial Converter
ports of FT4232H
Each port of FT4232H
is recognised as a USB
Serial COM Port with a
relevant port number.
htt :
wwwftdichi
.com Firmware VNCZtooI5.htm
E
E
Walcume mme melum u mums mmuw
u 2 arm Setup Wizam
45
Copyright © 2010 Future Technology Devices International Limited
45
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
8 V2-EVAL Software
The following section details instructions on how to install and use the V2-EVAL software terminal utility
for the V2-EVAL board.
8.1 V2-EVAL Terminal Installation
A simple terminal application has been designed for use with the VNC2 V2-EVAL board. The application
can be downloaded as part of the Vinculum II utilities available from:
http://www.ftdichip.com/Firmware/VNC2tools.htm
Note:
The V2-EVAL terminal software is only supported under WindowXP, Vista and Windows 7
Operating Systems.
To install the terminal application, simply double click on the installer and follow the installation
instructions shown.
Figure 8.1: Installer Introduction Screen
Once installation is complete, the V2-EVAL application can be found and launched from „Start -> „All
Programs -> FTDI -> Vinculum II Utilities‟ location.
1'
.- FTDI
i .
\
x - Cth
"” vzmlrmmalzmunm n x
Mists: asun ‘V‘Dnaks: s H “mm a um 5w
5
button Panama: (rs/ms . 9.9m; . WEB“
ASSMDW A”
vnv: Nun: ‘. ”W5
uuusmm r. mycm gamma r.
Um: mama: \
\
UART console input and output area
46
Copyright © 2010 Future Technology Devices International Limited
46
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
8.2 Using V2-EVAL Terminal
The V2-EVAL terminal utility is a standard terminal application designed specifically to support the V2-
EVAL board. The application provides communication to the UART interface on the VNC2 device and also
provides commands to control some basic configuration functions on the V2-EVAL board. All
communication and control commands are directed to the V2-EVAL board via the onboard FT4232H USB
to quad channel serial converter.
Figure 8.2: V2-EVAL Terminal Utility Features
The V2-EVAL utility supports standard terminal commands and control functions. Pull down menus list
different UART speeds, and data settings. On the top right hand section of the software a set of check
buttons are available for controlling the V2-EVAL board. A summary of the function of each button on the
V2-EVAL terminal utility is outlined below:
„Connect’ button – Connects and disconnects the terminal utility from the UART hardware.
„Assert RTS’ checkbox – Assert the Request To Send line on the UART interface.
‘Asset DTR’ checkbox – Assert Data Terminal Ready line on the UART interface.
‘UART’ mode button – Enables full UART TX and RX operation through the V2-EVAL terminal
utility. Under the UART mode the select line of the V2-EVAL board multiplexer U4 is set to „0‟
forcing the FT4232H channel A to connect to UART interface on VNC2, as per the conditions
outlined in Table 6.1.
„Spy’ mode button – The „Spy‟ button sets the select line of the V2-EVAL board multiplexer U4 to
„1‟, allowing the VNC2 UART interface to be controlled by an external device connected to the V2-
EVAL board instead of the FT4232H, as per the conditions outlined in Table 6.1. Under this setting
a user can connect to V2-EVAL board in „Spy‟ mode via FT4232H channel C and observe VNC2
UART RX data in the terminal utility. „Spy‟ mode is a read-only UART mode. Any user data input
to the console under this mode is ignored.
‘Assert RESET’ checkbox – When checked the software will enable the RESET# input signal on
the VNC2 device. The checkbox is only available under UART mode.
‘Assert PROG’ checkbox - When checked, the software will enable the PROG# input signal on
the VNC2 device. The checkbox is only available under UART mode.
V2-EVAL specific board
functions
Standard UART terminal control
functions
UART console input and output area
Tabs to select
between hex
or text format
console
display
Connect
button
Connection
settings - pull
down menu
if (vesiqc
pac «age,
VPC ()
VINCJLUYLI 17E4721N)
g anmumwmmw _
33mm 96mm . Dalaats a v um 9 5w
MastRYS D
momma crs/Rrs . 5mm, , v mat-L
Dmunm men on w,- ppm
Pantv Nana .
(nnrertnnfi- uwmms n umrinnzmm Beammunw n
a
a:
r x n: mm HA Bu a nun duxlwv
47
Copyright © 2010 Future Technology Devices International Limited
47
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
8.2.1.1 Using the V2-EVAL Terminal ‘Spy’ Mode
The V2-EVAL hardware and terminal utility supports a „Spy‟ mode enabling the V2-EVAL terminal utility to
display data from the VNC2 UART RXD pin, when the VNC2 is communicating with an external UART
device. The following section outlines the steps to connect an external UART device to the VNC2 interface
and enabling the „Spy‟ mode.
1. The first step is to connect an external UART device to the VNC2 UART interface on the V2-EVAL
board. An external device can be connected to the board via I/O connectors CN3 – CN11 or via
the IOBUS connections in prototyping area P1.
2. The next step is to configure the IOMUX configuration settings on the VNC2 device to check that
the UART connections reflect the physical I/O pins being used on the V2-EVAL hardware. The
IOMUX settings are set within the VNC2 software code. A code example showing how to configure
the VNC2 IOMUX settings is shown in Figure 8.3.
Figure 8.3: Example IOMUX configuration code
The IOMUX configuration code can also be automatically generated using the Vinculum IOMUX
configuration utility, which is available as part of the Vinculum II development tools.
The IOMUX settings are incorporated into the VNC2 firmware file as part of the VNC2 software
development process. The settings are applied to the VNC2 when the firmware image is
downloaded to the VNC2 device.
3. With the VNC2 device now programmed for UART operation, the next stage is to configure the
V2-EVAL terminal utility for „Spy‟ mode. Open the utility and connect to the board. In the „Board
Control‟ panel select the „Spy‟ button. The step will reconfigure the onboard multiplexer. After
changing to „Spy‟ mode disconnect the terminal connection.
Figure 8.4: V2-EVAL Terminal connection with ‘Spy’ connection enabled
if (vos_get_package_type() == VINCULUM_II_64_PIN)
{
// UART to V2EVAL board pins
vos_iomux_define_output(39,IOMUX_OUT_UART_TXD); //UART Tx to pin 39
vos_iomux_define_input(40,IOMUX_IN_UART_RXD); //UART Rx to pin 40
vos_iomux_define_output(41,IOMUX_OUT_UART_RTS_N); //UART RTS# to pin 41
vos_iomux_define_input(42,IOMUX_IN_UART_CTS_N); //UART CTS# to pin 42
}
else // VINCULUM_II_48_PIN
{
// UART to V2EVAL board pins
vos_iomux_define_output(31,IOMUX_OUT_UART_TXD); //UART Tx to pin 31
vos_iomux_define_input(32,IOMUX_IN_UART_RXD); //UART Rx to pin 32
vos_iomux_define_output(33,IOMUX_OUT_UART_RTS_N);//UART RTS# to pin 33
vos_iomux_define_input(34,IOMUX_IN_UART_CTS_N); //UART CTS# to pin 34
}
.-7 FTDI
\‘- Chio
(mum. mkmmflmn .5”
m‘munuunnumv ‘ ,
MM Munoz-alum!) r «
min‘mmuumm
Wm. .m
D. m am M W, M, r, L, H m,
'0 ”" mm mmmmm ”:1th r“
mm mm; m
Wm, mm m, WW“ h h
mum (Ts/ms
,, mum.
rm rm r mm mm; rmm rmmr m.
r mama r mrrsn “WIT
r mm r Eflan Mm yr
Copyright © 2010 Future Technology Devices International Limited
48
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
4. Next open a connection to the „Spy‟ channel on the V2-EVAL board. From the Vinculum logo pull
down menu, select „Connect to UART->VII Eval Board C‟ to open the UART connection to channel
C on the FT4232H.
Figure 8.5: Connect to ‘Spy’ channel on V2-EVAL board
The V2-EVAL board and software is now ready to display „Spy‟ data being sent to the VNC2 device
from an external device.
An example displaying „Spy‟ mode operation is shown in Figure 8.6. The example displays „Spy‟
mode operation with an FTDI USB to 3.3V TTL level UART cable connected to the V2-EVAL board
via connector CN10. The terminal connection on the right represents the terminal connection for
the FTDI TTL USB cable showing data being transmitted from this console to the V2-EVAL
terminal utility in the background.
Figure 8.6: ‘Spy’ mode operation
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
49
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
9 Board Schematics.
Schematics for the V2-EVAL board and VNC2 daughterboards are found in the following section.
50
a
4 4
2.2
H a; Ea
a g E . a S E,
s g 2 :5.
4 4 5:: . a ,a /
. ,. E 4 a. . .
e E . . .
(‘42: , 3M 1 5% WE!»
, ,. a.» ( é a
e as a, , as.
e a. , 25
A ea é . .
mun! WE m» H; mm 3:»
. a w, a
as a
Si 4 E
W2: 96 ME
:69 =69 :5» 55. ¢
5 , 2 a y. E
\ 7 :2 ,as .5 ,_ S
2
as as / . é
\, :3 its 039 rah: U
A 33‘9qu «Robin: \ u.
2.
F a F f:
2
av 65»; , E
M E 22
E S
E a
as 5:.
3e“ .53”: REE 3 ME
,2;
\ H .2 H
2 2
F C a
E F s. e p
:23.
.y \‘
Copyright © 2010 Future Technology Devices International Limited
50
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
9.1 V2-EVAL Board Schematics
225553
E 5?:
¥§§Euz_,
i 55.:
fl g 3.9
E 96
51
Copyright © 2010 Future Technology Devices International Limited
51
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
112111] ml
52
Copyright © 2010 Future Technology Devices International Limited
52
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
i
E £5 <85 es.="" 5="" c="" .2.="" ems:-="" meeeeeeq="" wk="" .5="" eng="" 2="" ”25.;="" 53="">85>Copyright © 2010 Future Technology Devices International Limited
53
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
54
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
”run! gun”. a my“...
S::5-m.~ Earns”... : r:
COELB'
Copyright © 2010 Future Technology Devices International Limited
55
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
9.2 VNC2 Daughterboard - 32-pin QFN Schematic
7 FTDI
Chio
”ML-«J.
a“ of
E
Copyright © 2010 Future Technology Devices International Limited
56
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
9.3 VNC2 Daughterboard - 48-pin QFN Schematic
i: til-Fa In.
El...- i Ilka“.-
E‘I II..... I.
:55. e. an
Copyright © 2010 Future Technology Devices International Limited
57
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
9.4 VNC2 Daughterboard - 64-pin QFN Schematic
156,53
53.:
56.21
152.7
58
Copyright © 2010 Future Technology Devices International Limited
58
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
10 V2-EVAL Board Assembly Drawing
Dimensions in mm.Tolerance is ±0.1mm
saies1@rmicnip.com
t) supportletdichipLom
Enquiries) admin1@ftdichip.com
m : www.ftdichi .com
in : www.ftdichi .com
tw.salesl @FtdichiQLOm
t)tw.su ortl ftdichi .Com
Enquiries) tw.admin1@ftdichip.com
htt : www.ftdichi .com
us.sales@ftdichig.com
t) us.su ort ftdichi .com
Enquiries) us.admin@ftdichig.com
htt : www.ftdichi .com
): cn.saies@rmicmp.com
: cn.suggort@ftdlchig.com
Enquiries): cn.admin1@ftdichip.com
htt : www.ftdichi .com
59
Copyright © 2010 Future Technology Devices International Limited
59
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Contact Information
Head Office – Glasgow, UK
Future Technology Devices International Limited
Unit 1, 2 Seaward Place,
Centurion Business Park
Glasgow, G41 1HH
United Kingdom
Tel: +44 (0) 141 429 2777
Fax: +44 (0) 141 429 2758
E-mail (Sales) sales1@ftdichip.com
E-mail (Support) support1@ftdichip.com
E-mail (General Enquiries) admin1@ftdichip.com
Web Site URL http://www.ftdichip.com
Web Shop URL http://www.ftdichip.com
Branch Office – Taipei, Taiwan
Future Technology Devices International Limited (Taiwan)
2F, No 516, Sec. 1 NeiHu RoIOBUS
Taipei 114
Taiwan, R.O.C.
Tel: +886 (0) 2 8791 3570
Fax: +886 (0) 2 8791 3576
E-mail (Sales) tw.sales1@ftdichip.com
E-mail (Support) tw.support1@ftdichip.com
E-mail (General Enquiries) tw.admin1@ftdichip.com
Web Site URL http://www.ftdichip.com
Branch Office – Hillsboro, Oregon, USA
Future Technology Devices International Limited (USA)
7235 NW Evergreen Parkway, Suite 600
Hillsboro, OR 97123-5803
USA
Tel: +1 (503) 547 0988
Fax: +1 (503) 547 0987
E-Mail (Sales) us.sales@ftdichip.com
E-Mail (Support) us.support@ftdichip.com
E-Mail (General Enquiries) us.admin@ftdichip.com
Web Site URL http://www.ftdichip.com
Branch Office – Shanghai, China
Future Technology Devices International Limited (China)
Room 408, 317 Xianxia RoIOBUS,
ChangNing District,
ShangHai, China
Tel: +86 (21) 62351596
Fax: +86(21) 62351595
E-Mail (Sales): cn.sales@ftdichip.com
E-Mail (Support): cn.support@ftdichip.com
E-Mail (General Enquiries): cn.admin1@ftdichip.com
Web Site URL http://www.ftdichip.com
Distributor and Sales Representatives
Please visit the Sales Network page of the FTDI Web site for the contact details of our distributor(s) and sales
representative(s) in your country.
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
60
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Appendix A – List of Figures and Tables
List of Figures
Figure 1.1 - V2-EVAL Motherboard(left) with Daughterboard Module(right) .......................................... 3
Figure 3.1 V2-EVAL Board Layout .............................................................................................. 7
Figure 3.2 V2-EVAL Board Block Diagram ............................................................................... 8
Figure 4.1 V2-EVAL Board with VNC2 Daughterboard Installed .................................................... 11
Figure 4.2 Power connector with Jumper JP6 ...................................................................... 12
Figure 5.1 Power Select Jumper Configuration for USB Power ............................................. 13
Figure 5.2 GPIO[0:7] Connector CN3 ................................................................................... 14
Figure 5.3 GPIO[8:15] Connector CN4 ................................................................................. 15
Figure 5.4 GPIO[16:23] Connector CN5 ............................................................................... 16
Figure 5.5 GPIO[24:31] Connector CN6 ............................................................................... 17
Figure 5.6 GPIO[32:39] Connector CN7 ............................................................................... 18
Figure 5.7 GPIO[32:39] Connector CN8 ............................................................................... 19
Figure 5.8 SPI Connector CN9 .............................................................................................. 20
Figure 5.9 UART Connector CN10 ......................................................................................... 21
Figure 5.10 FIFO Connector CN11 ....................................................................................... 22
Figure 5.11 Prototyping area P1 ......................................................................................... 23
Figure 5.12 USB1 Interface CN1 ......................................................................................... 26
Figure 5.13 USB2 Interface CN2 ......................................................................................... 27
Figure 5.14 GPIO Jumper pins, JP1, JP2 ............................................................................ 28
Figure 5.15 User LEDs ......................................................................................................... 29
Figure 5.16 LED Enable/Disable jumpers ............................................................................ 30
Figure 5.17 User Push Button Switches .............................................................................. 30
Figure 5.18 USB Power Enable Jumpers JP4 and JP5 .......................................................... 31
Figure 5.19 Remote Wakeup Jumper .................................................................................. 32
Figure 5.20 Reset Switch .................................................................................................... 33
Figure 5.21 ‘PROG’ LED ....................................................................................................... 33
Figure 5.22 VNC2 Daughterboard Connector J1 ................................................................. 34
Figure 5.23 VNC2 Daughterboard Connector J2 ................................................................. 35
Figure 5.24 VNC2 Daughterboard Connector J3 ................................................................. 36
Figure 5.25 VNC2 Daughterboard Connector J4 ................................................................. 37
Figure 6.1: FT4232H Configuration ............................................................................................... 39
Figure 7.1: Found New Hardware Wizard Screen............................................................................. 41
Figure 7.2: Select installation option ............................................................................................. 42
Figure 7.3: Select location of the driver ......................................................................................... 42
Figure 7.4: Non-WHQL Driver Warning .......................................................................................... 43
Figure 7.5: Driver installation ....................................................................................................... 43
Figure 7.6: Device Manager Screen ............................................................................................... 44
Figure 8.1: Installer Introduction Screen ....................................................................................... 45
Figure 8.2: V2-EVAL Terminal Utility Features ................................................................................ 46
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
61
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Figure 8.3: Example IOMUX configuration code ....................................................................... 47
Figure 8.4: V2-EVAL Terminal connection with ‘Spy’ connection enabled ................................ 47
Figure 8.5: Connect to ‘Spy’ channel on V2-EVAL board ........................................................... 48
Figure 8.6: ‘Spy’ mode operation ............................................................................................. 48
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
62
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
List of Tables
Table 1.1 Document References ............................................................................................... 4
Table 1.2 Acronyms and Abbreviations ...................................................................................... 5
Table 3.1 V2-Eval Board Components ................................................................................... 9
Table 3.2 V2-Eval Board Interfaces..................................................................................... 10
Table 5.1 GPIO[0:7] port connector CN3 ............................................................................ 14
Table 5.2 GPIO[8:15] connector CN4 .................................................................................. 15
Table 5.3 GPIO port connector CN5 .................................................................................... 16
Table 5.4 GPIO port connector CN6 .................................................................................... 17
Table 5.5 GPIO port connector CN7 .................................................................................... 18
Table 5.6 GPIO port connector CN8 .................................................................................... 19
Table 5.7 SPI Port Connector CN9 ...................................................................................... 20
Table 5.8 UART Interface Connector CN10 .......................................................................... 21
Table 5.9 FIFO Interface Connector CN11 ........................................................................... 22
Table 5.10 Prototyping Area Pinout ...................................................................................... 25
Table 5.11 USB1 Host/Slave Connector CN1 ......................................................................... 26
Table 5.12 USB2 Host / Slave connector CN2 ....................................................................... 27
Table 5.13 GPIO jumpers JP1, JP2 ........................................................................................ 28
Table 5.14 Monitor Interface Select – VNC1L Firmware Backwards Compatiblity ................. 28
Table 5.15 User LED connections .......................................................................................... 29
Table 5.16 LED Enable/Disable Jumpers. .............................................................................. 30
Table 5.17 User Switches ...................................................................................................... 30
Table 5.18 Connector J1 Pinout ............................................................................................ 34
Table 5.19 Connector J2 Pinout ............................................................................................ 35
Table 5.20 Connector J3 Pinout ............................................................................................ 36
Table 5.21 Connector J4 Pinout ............................................................................................ 37
Table 6.1: Multiplexer Configuration Settings ...................................................................... 40
FTDI
Chio
Copyright © 2010 Future Technology Devices International Limited
63
Document Reference No.: FT_000247
V2-EVAL Vinculum II Evaluation Board Datasheet Version 2.0
Clearance No.: FTDI#148
Appendix B – Revision History
Rev 1.0 First Release 15th April 2010
Rev 2.0 Second Release 27th July 2010